[Back]


Talks and Poster Presentations (with Proceedings-Entry):

N. Lilic, R. Kappel, G. Roehrer, H. Zimmermann:
"Methods for the Charge Pump Power EfficienyImprovement in Triple Well Technologies";
Talk: ICECS 2020, Glasgow, Scotland, United Kingdom; 11-23-2020 - 11-25-2020; in: "2020 27th IEEE International Conference on Electronics, Circuits and Systems (ICECS)", (2020), 4 pages.



English abstract:
Four methods for the charge pump (CP) power efficiency improvement are presented in this paper, where the high voltage MOSCAP transistors as capacitors are used. In the chosen 55 nm triple well technology, the MOS transistors have a high-voltage p-well (HVPW) and a deep n-well (DNW) doping regions introducing high parasitic capacitances directly responsible for low power efficiency. With the new approach, the so-called deep n-well switching technique, the efficiency is increased by approximately 12.5% with schematic extracted simulation in Cadence (maximum efficency of 34.55%), compared to the case when the deep n-wells of the CP capacitors are biased from the power supply voltage (maximum efficency of 22.09%), which is the typical approach in semiconductor industry when all parasitic diodes are reverse biased between the power supply and ground.

Keywords:
charge pump, power efficienc, triple well technnol- ogy.


"Official" electronic version of the publication (accessed through its Digital Object Identifier - DOI)
http://dx.doi.org/10.1109/ICECS49266.2020.9294893


Created from the Publication Database of the Vienna University of Technology.