[Zurück]


Vorträge und Posterpräsentationen (mit Tagungsband-Eintrag):

M. Mosbeck, M. Meisel, M. Rathmair, A. Jantsch:
"VELS- VHDL E-Learning System for Automatic Generation and Evaluation of Per-Student Customized Tasks for Hardware Modeling Courses";
Poster: Microelectronic Systems Symposium (MESS18), Wien; 12.04.2018 - 13.04.2018; in: "MESS18 Microelectronic Systems Symposium", GMS - Gesellschaft für Mikroel (Hrg.); OVE, 91 (2018), ISBN: 978-3-903249-01-1; S. 34.



Kurzfassung englisch:
VHDL (Very High Speed Integrated Circuit Hardware Description Language) is a powerful hardware description language to design algorithms and functionalities to be automatically
converted to digital circuits. It is an important instrument for electrical engineering students. Unfortunately, decreasing teacher-to-student ratios limit the possibilities to offer personalized guidance based on students' needs. The goal of the VHDL E-Learning System (VELS) is to give students the possibilities to learn at their own pace and learn from their own mistakes while considering their previous knowledge.

Schlagworte:
VHDL, Asynchronous Learning, Distance Education, E-Learning


Elektronische Version der Publikation:
https://publik.tuwien.ac.at/files/publik_277443.pdf


Erstellt aus der Publikationsdatenbank der Technischen Universität Wien.